国产久操视频-国产久草视频-国产久热精品-国产久热香蕉在线观看-青青青青娱乐-青青青青在线成人视99

  • 方案介紹
  • 附件下載
  • 相關(guān)推薦
申請入駐 產(chǎn)業(yè)圖譜

miniLA - mini Logic Analyzer(mini型邏輯分析儀)

2015/03/24
3
加入交流群
掃碼加入
獲取工程師必備禮包
參與熱點(diǎn)資訊討論

minila_hw_1.1.zip

共3個文件

MiniLA is a project of simple and cheap logic analyzer designed for amateur and semi-professional work.

Features:

  • Up to 32 channels
  • 128 Kb of memory for each channel
  • Sampling rate up to 100 MHz (timebase in 1-2-5 sequence)
  • External clock input
  • Input levels compatible with 3.3V and 5V logic
  • Selectable pretrigger/posttrigger buffer size in 8K steps
  • 16 bits wide trigger (0, 1, rising/falling edge, don't care)
  • Programmable min. trigger-event width (1-16)
  • Programmable trigger-events counter (1-16)
  • External trigger input
  • Communicating via LPT port (EPP mode support) or USB
  • Documentation and source codes released under GNU GPL

Hardware:

Heart of the miniLA is CPLD XC95288XL from Xilinx. This reprogrammable devices implements all of the necessary logic.

Samples are stored into fast synchronous SRAM AS7C33128.

Devices are supplied by 3.3V stabilized by LD1117DT-3.3.

Oscillator IC4(IC6) is a clock source for the CPLD. This oscillator is supplied by 3.3V. Good source for oscillators are old PC mainboards. Experiences shown, that such oscillators did not have problem to work with 3.3V power supply, although they are designed for 5V.

Project page:

                                      

Source:

https://minila.sourceforge.net/index.php

  • minila_hw_1.1.zip
    下載
    描述:整個硬件設(shè)計原理圖和PCB源文件,用eagle軟件打開
  • minila_win_0.6.3_src.zip
    下載
    描述:hardware
  • communication_protocol_fw_2.2.pdf
    下載
    描述:communication_protocol_fw

相關(guān)推薦

缙云县| 河间市| 宁波市| 青岛市| 广昌县| 龙游县| 漠河县| 宿松县| 北宁市| 调兵山市| 华蓥市| 刚察县| 太原市| 井陉县| 封开县| 海晏县| 黎川县| 白朗县| 奇台县| 陆丰市| 广水市| 江津市| 乌海市| 铁岭市| 梅河口市| 星子县| 长治县| 新沂市| 雅江县| 宁陕县| 白朗县| 绥宁县| 磐安县| 怀宁县| 河东区| 迭部县| 平阴县| 柘荣县| 常德市| 文登市| 乌兰浩特市|